| 6<br>  7<br>  8<br>  9 | 0000 0 110<br>0000 0 111<br>0000 1000<br>0000 1001 |
|------------------------|----------------------------------------------------|
| 8                      |                                                    |
| 9                      |                                                    |
| A                      | 0000 1010                                          |
| B<br>C                 | 0000 1011<br>0000 1100<br>0000 1101                |
| D<br>E                 | 0000 1101<br>0000 1110<br>0000 1111                |
| F<br>10                | 0001 0000<br>0001 0001                             |
| 11<br>12               | 0001 0010                                          |
| 13<br>14               | 0001 0100                                          |
|                        | D<br>E<br>F<br>10<br>11<br>12<br>13                |

**ランファンファンファンファックランショック** 

In above table the binary bits are divided in groups to indicate binary equivalent

Where bits are combined in group of three, it shows binary equivalent of octal number

Where bits are combined in group of Four, it shows binary equivalent of Hexadecimal number in that Row.

Convert: 
$$(29)_{10}$$
 to  $()_2$   $()_8$   $()_{16}$ 

$$\frac{2}{29} \rightarrow 1$$

$$\frac{2}{29} \rightarrow 1$$

$$\frac{2}{29} \rightarrow 1$$

$$\frac{2}{29} \rightarrow 1$$

$$\frac{2}{19} \rightarrow 1$$

$$\frac{3}{19} \rightarrow 1$$

$$\frac{3}{$$

# SIE POLYTECHNIC 2023

# **CONCLUSION:**-

Be learn an understand how to convert i type of numbering system to another type of numbering system.

### SIE POLYTECHNIC

2023

$$= (2^6 - 2^0)_{10} - (101100)_2$$

$$= (2^6 - 1)_{10} - (101100)_2$$

$$= (111111)_2 - (1001100)_2$$

Steps of conversion method is,

 $\underline{RESULT} = (010011)_2$ 

Q.1 Find 9's complement of (456)<sub>10</sub>

$$\frac{9}{-4} - \frac{9}{-6} - \frac{9}{3}$$

Q.2 Find 9's complement of (456)<sub>10</sub>

CONCLUSION ..

(543) 9's compliement.

### PROCEDURE: -

1. Connect the circuit diagram for one gate.

2. Give the input as shown in observation table and see the output on the related pin nos.

3. Tabulate the outputs.

4. Then connect the other ICs one by one and verify the outputs of that ICs.

Q.1 Draw the symbol of Ex- OR Gate?



Q.2 List different types of logic Gates?



Q.3 Write truthtable and Boolean Expression for EX-NOR Gate.

| A | 3                |   | ARFAB |
|---|------------------|---|-------|
| 0 | Ø<br>Ø<br>Ø<br>I | 0 |       |

# SIE POLYTECHNIC 2023

Q.4 Write truth table and Boolean Expression for NAND Gate.

| , 1100 0200 | -     |       |
|-------------|-------|-------|
| A           | B     | y>A·B |
| 0 0 1       | 0 0 0 | 0     |

Q.1 Define Universal Gate?

gate which can implement any boolean function without need to we any other gerte type.

Q.2 Draw EX-OR Gate from NAND Gate write true



Q.3 Draw NOR Gate from NAND Gate write true



Q.4 Draw AND Gate from NAND Gate and write its true table.

**CONCLUSION:-**

3

3

) 3

Ì

#### **OBSERVATION TABLE: -**

NOR gate as Universal

1) NOR as NOT

| A | В |                |
|---|---|----------------|
|   |   | $\overline{A}$ |
| 0 | 0 | )              |
| 0 | 9 | Ø              |
| 1 | 0 | 0              |
| 1 | 1 | 9              |

NOR as OR 2)

| A | В | A+B |
|---|---|-----|
| 0 | 0 | 1   |
| 0 | 1 | ĺ   |
| 1 | 0 | 1   |
| 1 | 1 | 0   |

NOR as AND 3)

| Α  | В | A.B |
|----|---|-----|
| 0  | 0 | )   |
| 0  | 1 | 0   |
| 1. | 0 | 0   |
| 1  | 1 | 6   |

NOR as NAND 4)

|   | A | В | $\overline{A.B}$ |
|---|---|---|------------------|
| Ì | 0 | 0 | 1                |
| ١ | 0 | 1 | 3                |
|   | 1 | 0 | 1                |
|   | 1 | 1 | ٥                |

Q2 Truth tubie.

| A                 | B |   | 42 A       | BTE | 13 |
|-------------------|---|---|------------|-----|----|
| 0                 | 0 |   | U          |     |    |
| 0                 | ) |   |            |     |    |
| l                 | 0 | 1 | . <b>1</b> |     |    |
| $\mathcal{L}_{i}$ | 1 | 4 | 6          |     |    |

03 Truth teeble.

24

Questions:

Q.1 What are the applications of logic gates?

-> 1. Computers, 2. Digited exctronics, 3. Telecommunication 4. Robotics, S. control system, 6. instrumentation.

7. medical devices, 8. Transportation systems

a. security system, a and many more.

Q.2 Draw EX-OR Gate from NOR Gate write true table.



Q.3 Draw OR Gate from NOR Gate and write true table.



Q.4 Draw NAND Gate from NOR Gate and write true table.





Q.1 Simplify and draw logic circuit using basic gates for the following equation:

$$\overline{B}C + AB + BC$$



## PRACTICAL: 7

AIM: Simplify and design Boolean expression using universal logic gates.



Q.1 Simplify and design Boolean expression using universal logic gates for the given equation:

A(
$$\overline{A} + C$$
) ( $\overline{A}B + \overline{C}$ )



Q.1 Design Half Adder And Full Adder Circuit Using Basic Gates

> Half adder :-



full adder ;





Q.1 Draw half substractor and full substractor using nand gates



Q.2 Draw half substractor and full substractor using Nor gates



### 1 × 4 Demultiplexer:

- Connections are made as per the Fig. 2.
- By varying the select inputs  $S_1 & S_0$ , the information on the single input E istransmitted to any one of 4 output lines and the truth table is verified.

#### Q.1 Design 2 x 1 MUX.



#### Q.2 Design 1 x 2 DEMUX.



# Q.3 Design 8 x1 MUX.



Q.4 Design 1 x8 DEMUX.



Q.1 Draw 2:1, 4:1 encoder





#### PROCEDURE:-

- 1. Connect the circuit as shown in figure.
- 2. Apply Vcc & ground signal to every IC.
- 3. Observe the input & output according to the truth table.

#### **OUESTIONS AND ANSWERS:**

Q-1 What is Flip Flop?

Flip Flop is also a basic building block of Synchronous sequential circutise. It has two Stable States : It can stroe one bit of information.

Q-2 What is limitation of RS Flip-Flop?

- -> The limitation with of so S-R Filp-flopes was
  - It is a bisterble circuit, which mouns that it can only be in one of two states, either 'd'or'!
  - It is not a synchoronous circuit, which mouns that does it have a clock signal to control its opreation.